From fd3e84941de463fa1a7ebab0a69515b4bf2614cd Mon Sep 17 00:00:00 2001 From: Martin Braun Date: Tue, 7 Oct 2014 11:25:20 +0200 Subject: Removed copy of FPGA source files. --- fpga/usrp3/top/python/check_inout.py | 62 ------------------------------------ 1 file changed, 62 deletions(-) delete mode 100755 fpga/usrp3/top/python/check_inout.py (limited to 'fpga/usrp3/top/python/check_inout.py') diff --git a/fpga/usrp3/top/python/check_inout.py b/fpga/usrp3/top/python/check_inout.py deleted file mode 100755 index ff371d378..000000000 --- a/fpga/usrp3/top/python/check_inout.py +++ /dev/null @@ -1,62 +0,0 @@ -#!/usr/bin/env python -# -# Copyright 2010 Ettus Research LLC -# -# This program is free software: you can redistribute it and/or modify -# it under the terms of the GNU General Public License as published by -# the Free Software Foundation, either version 3 of the License, or -# (at your option) any later version. -# -# This program is distributed in the hope that it will be useful, -# but WITHOUT ANY WARRANTY; without even the implied warranty of -# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the -# GNU General Public License for more details. -# -# You should have received a copy of the GNU General Public License -# along with this program. If not, see . -# -# Description: -# generates a list of inputs and outputs from the top-level Verilog file and cross-references them to the .ucf. -# outputs errors for pins that aren't found in the UCF, checks for capitalization errors and other common mistakes - -import sys -import re - -if __name__=='__main__': - if len(sys.argv) == 2: - print "Usage: %s " - sys.exit(-1) - - verilog_filename = sys.argv[1] - ucf_filename = sys.argv[2] - - verilog_file = open(verilog_filename, 'r') - ucf_file = open(ucf_filename, 'r') - - verilog_iolist = list() - ucf_iolist = list() - - #read in all input, inout, and output declarations and compile a list - for line in verilog_file: - for match in re.findall(r"(?:input|inout|output) (?:reg )*(?:\[.*\] )*(\w+)", line.split("//")[0]): - verilog_iolist.append(match) - - for line in ucf_file: - m = re.search(r"""NET "(\w+).*" """, line.split("#")[0]) - if m is not None: - ucf_iolist.append(m.group(1)) - - #now find corresponding matches and error when you don't find one - #we search for .v defs without matching .ucf defs since the reverse isn't necessarily a problem - err = False - - for item in verilog_iolist: - if item not in ucf_iolist: - print "Error: %s appears in the top-level Verilog file, but is not in the UCF definition file!" % item - err = True - - if err: - sys.exit(-1) - - print "No errors found." - sys.exit(0) -- cgit v1.2.3