diff options
| author | jcorgan <jcorgan@221aa14e-8319-0410-a670-987f0aec2ac5> | 2008-09-08 01:00:12 +0000 | 
|---|---|---|
| committer | jcorgan <jcorgan@221aa14e-8319-0410-a670-987f0aec2ac5> | 2008-09-08 01:00:12 +0000 | 
| commit | 61f2f0214c5999ea42a368a4fc99f03d8eb28d1e (patch) | |
| tree | e7e24a9adc05ff1422fe3ada9926a51634741b47 /control_lib/wb_sim.v | |
| download | uhd-61f2f0214c5999ea42a368a4fc99f03d8eb28d1e.tar.gz uhd-61f2f0214c5999ea42a368a4fc99f03d8eb28d1e.tar.bz2 uhd-61f2f0214c5999ea42a368a4fc99f03d8eb28d1e.zip | |
Merged r9433:9527 from features/gr-usrp2 into trunk.  Adds usrp2 and gr-usrp2 top-level components.  Trunk passes distcheck with mb-gcc installed, but currently not without them.  The key issue is that when mb-gcc is not installed, the build system skips over the usrp2/firmware directory, and the firmware include files don't get put into the dist tarball.  But we can't do the usual DIST_SUBDIRS method as the firmware is a subpackage.
git-svn-id: http://gnuradio.org/svn/gnuradio/trunk@9528 221aa14e-8319-0410-a670-987f0aec2ac5
Diffstat (limited to 'control_lib/wb_sim.v')
| -rw-r--r-- | control_lib/wb_sim.v | 79 | 
1 files changed, 79 insertions, 0 deletions
| diff --git a/control_lib/wb_sim.v b/control_lib/wb_sim.v new file mode 100644 index 000000000..b324e1457 --- /dev/null +++ b/control_lib/wb_sim.v @@ -0,0 +1,79 @@ + + +module wb_sim(); +    +   wire wb_clk, wb_rst; +   wire start; + +   reg 	POR, aux_clk, clk_fpga; +    +   initial POR = 1'b1; +   initial #103 POR = 1'b0; + +   initial aux_clk = 1'b0; +   always #25 aux_clk = ~aux_clk; + +   initial clk_fpga = 1'bx; +   initial #3007 clk_fpga = 1'b0; +   always #7 clk_fpga = ~clk_fpga; +       +   initial begin +      $dumpfile("wb_sim.vcd"); +      $dumpvars(0,wb_sim); +   end + +   initial #10000 $finish; + +   wire [15:0] rom_addr; +   wire [47:0] rom_data; +   wire [31:0] wb_dat; +   wire [15:0] wb_adr; +   wire        wb_cyc,wb_stb,wb_we,wb_ack; +   wire [3:0]  wb_sel; +    +   wire [31:0] port_output; + + +   system_control system_control(.dsp_clk(dsp_clk), +				 .reset_out(reset_out), +				 .wb_clk_o(wb_clk), +				 .wb_rst_o(wb_rst), +				 .wb_rst_o_alt(wb_rst_o_alt), +				 .start	(start), +				 .aux_clk(aux_clk), +				 .clk_fpga(clk_fpga), +				 .POR	(POR), +				 .done	(done)); +    +   clock_bootstrap_rom cbrom(.addr(rom_addr),.data(rom_data)); + +   wb_bus_writer bus_writer(.rom_addr	(rom_addr[15:0]), +			    .wb_dat_o	(wb_dat[31:0]), +			    .wb_adr_o	(wb_adr[15:0]), +			    .wb_cyc_o	(wb_cyc), +			    .wb_sel_o	(wb_sel[3:0]), +			    .wb_stb_o	(wb_stb), +			    .wb_we_o	(wb_we), +			    .start	(start), +			    .done       (done), +			    .rom_data	(rom_data[47:0]), +			    .wb_clk_i	(wb_clk), +			    .wb_rst_i	(wb_rst), +			    .wb_ack_i	(wb_ack)); + +   wb_output_pins32 output_pins(.wb_dat_o(), +				.wb_ack_o(wb_ack), +				.port_output(port_output[31:0]), +				.wb_rst_i(wb_rst), +				.wb_clk_i(wb_clk), +				.wb_dat_i(wb_dat[31:0]), +				.wb_we_i(wb_we), +				.wb_sel_i(wb_sel[3:0]), +				.wb_stb_i(wb_stb), +				.wb_cyc_i(wb_cyc)); +    +    +    +    +endmodule // wb_sim + | 
