diff options
| author | jcorgan <jcorgan@221aa14e-8319-0410-a670-987f0aec2ac5> | 2008-09-08 01:00:12 +0000 | 
|---|---|---|
| committer | jcorgan <jcorgan@221aa14e-8319-0410-a670-987f0aec2ac5> | 2008-09-08 01:00:12 +0000 | 
| commit | 61f2f0214c5999ea42a368a4fc99f03d8eb28d1e (patch) | |
| tree | e7e24a9adc05ff1422fe3ada9926a51634741b47 /control_lib/fifo_tb.v | |
| download | uhd-61f2f0214c5999ea42a368a4fc99f03d8eb28d1e.tar.gz uhd-61f2f0214c5999ea42a368a4fc99f03d8eb28d1e.tar.bz2 uhd-61f2f0214c5999ea42a368a4fc99f03d8eb28d1e.zip | |
Merged r9433:9527 from features/gr-usrp2 into trunk.  Adds usrp2 and gr-usrp2 top-level components.  Trunk passes distcheck with mb-gcc installed, but currently not without them.  The key issue is that when mb-gcc is not installed, the build system skips over the usrp2/firmware directory, and the firmware include files don't get put into the dist tarball.  But we can't do the usual DIST_SUBDIRS method as the firmware is a subpackage.
git-svn-id: http://gnuradio.org/svn/gnuradio/trunk@9528 221aa14e-8319-0410-a670-987f0aec2ac5
Diffstat (limited to 'control_lib/fifo_tb.v')
| -rw-r--r-- | control_lib/fifo_tb.v | 153 | 
1 files changed, 153 insertions, 0 deletions
| diff --git a/control_lib/fifo_tb.v b/control_lib/fifo_tb.v new file mode 100644 index 000000000..136ed011e --- /dev/null +++ b/control_lib/fifo_tb.v @@ -0,0 +1,153 @@ +module fifo_tb(); +    +   reg clk, rst; +   wire short_full, short_empty, long_full, long_empty; +   wire casc_full, casc_empty, casc2_full, casc2_empty; +   reg 	read, write; +    +   wire [7:0] short_do, long_do; +   wire [7:0] casc_do, casc2_do; +   reg [7:0]  di; + +   reg 	      clear = 0; +    +   shortfifo #(.WIDTH(8)) shortfifo +     (.clk(clk),.rst(rst),.datain(di),.dataout(short_do),.clear(clear), +      .read(read),.write(write),.full(short_full),.empty(short_empty)); +    +   longfifo #(.WIDTH(8), .SIZE(4)) longfifo +     (.clk(clk),.rst(rst),.datain(di),.dataout(long_do),.clear(clear), +      .read(read),.write(write),.full(long_full),.empty(long_empty)); +    +   cascadefifo #(.WIDTH(8), .SIZE(4)) cascadefifo +     (.clk(clk),.rst(rst),.datain(di),.dataout(casc_do),.clear(clear), +      .read(read),.write(write),.full(casc_full),.empty(casc_empty)); +    +   cascadefifo2 #(.WIDTH(8), .SIZE(4)) cascadefifo2 +     (.clk(clk),.rst(rst),.datain(di),.dataout(casc2_do),.clear(clear), +      .read(read),.write(write),.full(casc2_full),.empty(casc2_empty)); +    +   initial rst = 1; +   initial #1000 rst = 0; +   initial clk = 0; +   always #50 clk = ~clk; +    +   initial di = 8'hAE; +   initial read = 0; +   initial write = 0; + +   always @(posedge clk) +     if(write) +       di <= di + 1; +    +   always @(posedge clk) +     begin +	if(short_full != long_full) +	  $display("Error: FULL mismatch"); +	if(short_empty != long_empty) +	  $display("Note: EMPTY mismatch, usually not a problem (longfifo has 2 cycle latency)"); +	if(read & (short_do != long_do)) +	  $display("Error: DATA mismatch"); +     end +    +   initial $dumpfile("fifo_tb.vcd"); +   initial $dumpvars(0,fifo_tb); + +   initial +     begin +	@(negedge rst); +	@(posedge clk); +	repeat (10) +	  @(posedge clk); +	write <= 1; +	@(posedge clk); +	write <= 0; +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	read <= 1; +	@(posedge clk); +	read <= 0; +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); +	@(posedge clk); + +	repeat(10) +	  begin +	     write <= 1; +	     @(posedge clk); +	     write <= 0; +	     @(posedge clk); +	     @(posedge clk); +	     @(posedge clk); +	     read <= 1; +	     @(posedge clk); +	     read <= 0; +	     @(posedge clk); +	     @(posedge clk); +	     @(posedge clk); +	     @(posedge clk); +	     @(posedge clk); +	  end // repeat (10) +	 +	write <= 1; +	repeat (4) +	  @(posedge clk); +	write <= 0; +	@(posedge clk); +	read <= 1; +	repeat (4) +	  @(posedge clk); +	read <= 0; +	@(posedge clk); + + +	write <= 1; +	repeat (4) +	  @(posedge clk); +	write <= 0; +	@(posedge clk); +	repeat (4) +	  begin +	     read <= 1; +	     @(posedge clk); +	     read <= 0; +	     @(posedge clk); +	  end + +	write <= 1; +	@(posedge clk); +	@(posedge clk); +	read <= 1; +	repeat (5) +	  @(posedge clk); +	write <= 0; +	  @(posedge clk); +	  @(posedge clk); +	read <= 0; +	@(posedge clk); + +	write <= 1; +	repeat (16) +	  @(posedge clk); +	write <= 0; +	@(posedge clk); +	 +	read <= 1; +	repeat (16) +	  @(posedge clk); +	read <= 0; +	@(posedge clk); +		  +	repeat (10) +	  @(posedge clk); +	$finish; +     end +endmodule // longfifo_tb | 
